الفهرس | Only 14 pages are availabe for public view |
Abstract The objective of this thesis is to provide a low area low power optimized implementation for cryptography algorithms to match the power constraints imposed by the low power IoT applications. In this thesis low area and low power implementations of selected ciphers from the CAESAR candidates namely NORX, Tiaoxin, SILC, COLM, and JAMBU are provided. Moreover, Partial dynamic reconfiguration is used to achieve resource-efficient and energy-efficient hardware security |